# Interfacing with other devices

Lectorial 5

#### Data transfer between devices

- Parallel data transfer
  - Allows many bits of data to be transmitted simultaneously
  - Requires more pins
  - Usually synchronous
- Serial data transfer
  - Only one bit of data to be transmitted at a time
  - Uses less pins
  - Can be synchronous or asynchronous

## Data transfer interfaces available on the ATmega328P

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C, I2C, IIC)
- Universal asynchronous receiver-transmitter (UART)

## Serial Peripheral Interface (SPI)

- Synchronous a clock signal determines when a bit of data is sent
- Uses a master/slave configuration where the master device provides clock signal and controls the slave device(s)
- Full duplex communication simultaneous data transfer between master and slave

#### SPI configuration

- SCK clock
- MOSI (master out slave in) data transmission line from master to slave
- MISO (master in slave out) –
  data transmission line from slave
  to master
- CS/SS (chip/slave select) line for master to select which slave it is communicating with (usually active low)





### ATmega328P pins



#### Setting up SPI interface

- Set up Port B data direction register appropriately
- No pullup resistor for input
- Chip select signal(s) should be initialised high if acting as Master
- Set up SPI control register (SPCR)

#### 19.5.1 SPCR – SPI Control Register



#### Bit 7 – SPIE: SPI Interrupt Enable

This bit causes the SPI interrupt to be executed if SPIF bit in the SPSR Register is set and the if the Global Interrupt Enable bit in SREG is set.

#### Bit 6 – SPE: SPI Enable

When the SPE bit is written to one, the SPI is enabled. This bit must be set to enable any SPI operations.

#### Bit 5 – DORD: Data Order

When the DORD bit is written to one, the LSB of the data word is transmitted first.

When the DORD bit is written to zero, the MSB of the data word is transmitted first.

#### Bit 4 – MSTR: Master/Slave Select

This bit selects Master SPI mode when written to one, and Slave SPI mode when written logic zero. If SS is configured as an input and is driven low while MSTR is set, MSTR will be cleared, and SPIF in SPSR will become set. The user will then have to set MSTR to re-enable SPI Master mode.

## SPI clock rate (SPR1, SPR0)

#### 19.5.1 SPCR – SPI Control Register

| Bit           | 7    | 6   | 5    | 4    | 3    | 2    | 1    | 0    | _    |
|---------------|------|-----|------|------|------|------|------|------|------|
| 0x2C (0x4C)   | SPIE | SPE | DORD | MSTR | CPOL | СРНА | SPR1 | SPR0 | SPCR |
| Read/Write    | R/W  | R/W | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |      |
| Initial Value | 0    | 0   | 0    | 0    | 0    | 0    | 0    | 0    |      |

#### . Bits 1, 0 - SPR1, SPR0: SPI Clock Rate Select 1 and 0

These two bits control the SCK rate of the device configured as a Master. SPR1 and SPR0 have no effect on the Slave. The relationship between SCK and the Oscillator Clock frequency  $f_{osc}$  is shown in the following table:

Table 19-5. Relationship Between SCK and the Oscillator Frequency

| SPI2X | SPR1 | SPR0 | SCK Frequency         |
|-------|------|------|-----------------------|
| 0     | 0    | 0    | f <sub>osc</sub> /4   |
| 0     | 0    | 1    | f <sub>osc</sub> /16  |
| 0     | 1    | 0    | f <sub>osc</sub> /64  |
| 0     | 1    | 1    | f <sub>osc</sub> /128 |
| 1     | 0    | 0    | f <sub>osc</sub> /2   |
| 1     | 0    | 1    | f <sub>osc</sub> /8   |
| 1     | 1    | 0    | f <sub>osc</sub> /32  |
| 1     | 1    | 1    | f <sub>osc</sub> /64  |

#### CPOL/CPHA

- Two clock signal features determine mode of operation
  - 1. Clock Polarity (CPOL)
    - Refers to idle (non-transmitting) state of clock signal (either low or high)
  - 2. Clock Phase (CPHA)
    - Refers to edge of clock signal when data is sampled (either rising or falling edge)

| SPI Mode | CPOL/CPHA            | Data Sample  | Data setup   |
|----------|----------------------|--------------|--------------|
| 0        | CPOL = 0, $CPHA = 0$ | Rising Edge  | Falling Edge |
| 1        | CPOL = 0, CPHA = 1   | Falling Edge | Rising Edge  |
| 2        | CPOL = 1, CPHA = 0   | Falling Edge | Rising Edge  |
| 3        | CPOL = 1, CPHA = 1   | Rising Edge  | Falling Edge |

| SPI Mode | CPOL/CPHA            | Data Sample  | Data setup   |
|----------|----------------------|--------------|--------------|
| 0        | CPOL = 0, $CPHA = 0$ | Rising Edge  | Falling Edge |
| 2        | CPOL = 1, CPHA = 0   | Falling Edge | Rising Edge  |

Figure 19-3. SPI Transfer Format with CPHA = 0



#### How to set up SPCR?

- Depends on what is supported by connected device
- In this unit, you will connect to the MCP23S17 Port Expander via SPI
  - Use mode 0 for CPOL/CPHA
  - Read the MCP23S17 datasheet to determine:
    - Whether the ATmega328P should be master or slave
    - Which bit to send first

#### SPI Data and Status Registers

- SPDR is the data register
  - This is where you put data for sending and read from when data is received
- SPSR is the status register
  - In normal operation, SPIF flag will indicate whether data is available for reading, or SPDR is available for writing
  - If data is written to SPDR during data transfer, the WCOL bit will be set

## Transferring/Receiving data

Figure 19-2. SPI Master-slave Interconnection



- Write 8-bits to SPDR (data if transferring/0 if receiving)
- Wait until SPIF goes high
- Read SPDR

#### MCP23S17 Port Expander

- Two 8-bit GPIO ports (PORT A, PORT B)
- INTA and INTB are interrupts generated from PORT A and B, respectively
- V<sub>DD</sub> connect to 5V, V<sub>SS</sub> connect to GND
- SI data input
- SO data output
- A0, A1, A2 are used for addressing
  - Connect these to ground

#### MCP23S17



### Accessing MCP23S17 registers



- You will need to send three bytes
  - Byte 1 = Opcode (0b0100000{R/W})
    - R/W 0 for write, 1 for read
  - Byte 2 = Register Address
  - Byte 3 = Data
    - Send 0 if reading from register
- Send bytes one at a time because SPDR is 8-bit only

#### REGISTER ADDRESSES

| 1 | Address<br>IOCON.BANK = 0 | Access to: |
|---|---------------------------|------------|
|   | 00h                       | IODIRA     |
|   | 01h                       | IODIRB     |
|   | 02h                       | IPOLA      |
|   | 03h                       | IPOLB      |
|   | 04h                       | GPINTENA   |
|   | 05h                       | GPINTENB   |
|   | 06h                       | DEFVALA    |
|   | 07h                       | DEFVALB    |
|   | 08h                       | INTCONA    |
|   | 09h                       | INTCONB    |
|   | 0Ah                       | IOCON      |
|   | 0Bh                       | IOCON      |
|   | 0Ch                       | GPPUA      |
|   | 0Dh                       | GPPUB      |
|   | 0Eh                       | INTFA      |
|   | 0Fh                       | INTFB      |
|   | 10h                       | INTCAPA    |
|   | 11h                       | INTCAPB    |
|   | 12h                       | GPIOA      |
|   | 13h                       | GPIOB      |
|   | 14h                       | OLATA      |
|   | 15h                       | OLATB      |

## Pin input/output

- IODIRA (0x00), IODIRB (0x01) determines whether a pin is an input or output
  - 1 = input, 0 = output (this is opposite to ATmega328P)
- GPPUA (0x0C), GPPUB (0x0D) controls pullup resistors
  - 1 = enable, 0 = disable
- Read input from GPIOA (0x12), GPIOB (0x13)
- Write output to OLATA (0x14), OLATB (0x15)

#### Example Psuedocode

Set PORT B pin 0 to 3 as output and pin 4 to 7 as input

 Assume a function has already been written to handle sending and receiving 8 bits of data via SPI (see slide on transferring/receiving data):

```
uint8_t spi_transfer(uint8_t data);
```

- 1. Set chip select line low
- 2. spi\_transfer(0x40) // Opcode + write bit
- 3. spi\_transfer(0x01) // register address of IODIRB
- 4. spi\_transfer(0xf0) // set direction of pins
- 5. Set chip select line high

## Example Psuedocode

Read values in PORT B

- 1. Set chip select line low
- 2. spi\_transfer(0x41)
- 3. spi\_transfer(0x13)
- portb\_values = spi\_transfer(0)
- 5. Set chip select line high

- // Opcode + read bit
- // register address of GPIOB
- // send 0s to get values

## Inter-Integrated Circuit (I<sup>2</sup>C, I2C, IIC)

- Called 2-Wire Serial Interface in datasheet
- Synchronous
- Requires only two wires and pull up resistors
- Allows communication between multiple masters and slaves on the same bus
  - Uses unique 7-bit address for each device
  - Masters cannot communicate with each other on the same bus
- Half-duplex communication can only occur in one direction at a time



Figure 22-6. Typical Data Transmission



- Master generates start condition on bus
  - Pulls SDA low while SCL high
- If two masters tries to take ownership of the bus, the first device to pull SDA low gains control

Figure 22-6. Typical Data Transmission



- Send 7-bit slave address, MSB first
- Follow by R/W bit indicating whether this is a read (1) or write (0) operation
- During data transfer, SDA should not change value when SCL is high

Figure 22-6. Typical Data Transmission



- Receiving device is given control of SDA (not SCL)
- Receiving device will pull down SDA if message received and understood (ACK)
- If no ACK (NACK) bit received (SDA remains high), data exchange is stopped
  - Master needs to decide what to do next

Figure 22-6. Typical Data Transmission



- If ACK received, data is sent
- Data can be any number of bits
- For every 8 data bits, the transmitter will wait for the ACK/NACK bit from the receiver before continuing transmission
- MSB is transmitted first

Figure 22-6. Typical Data Transmission



- Transmission is stopped by master creating stop condition
  - Positive transition on SCL followed by positive transition on SDA while SCL remains high

### ATmega328P pins



## Configuring for I<sup>2</sup>C communications

- Set Port C pins 4 & 5 as inputs with pullup resistors
- Set data transmission rate (SCL frequency)
- Calculate TWBR value by choosing prescaler value and setting SCL frequency to be ~40 kHz
  - This is slow enough to allow for interference of jumper wires
  - Can go faster if using printed circuitry and shielded

SCL frequency = 
$$\frac{\text{CPU Clock frequency}}{16 + 2(\text{TWBR}) \cdot (PrescalerValue)}$$

- TWBR = Value of the TWI Bit Rate Register.
- PrescalerValue = Value of the prescaler, see Table 22-7 on page 241.

Table 22-7. TWI Bit Rate Prescaler

| TWPS1 | TWPS0 | Prescaler Value |
|-------|-------|-----------------|
| 0     | 0     | 1               |
| 0     | 1     | 4               |
| 1     | 0     | 16              |
| 1     | 1     | 64              |

### Typical interaction with I<sup>2</sup>C hardware

Figure 22-10. Interfacing the Application to the TWI in a Typical Transmission 3. Check TWSR to see if START was 5. Check TWSR to see if SLA+W was 7. Check TWSR to see if data was sent Application sent. Application loads SLA+W into sent and ACK received. writes to TWCR to and ACK received. TWDR, and loads appropriate control Application loads data into TWDR, and initiate Application loads appropriate control signals into TWCR, makin sure that loads appropriate control signals into signals to send STOP into TWCR. transmission of TWINT is written to one. TWCR, making sure that TWINT is START making sure that TWINT is written to one and TWSTA is written to zero. written to one SLA+W Data STOP TWI bus START Α Indicates 4. TWINT set. 2. TWINT set. 6. TWINT set. TWINT set Status code indicates Status code indicates Status code indicates SLA+W sent, ACK START condition sent data sent. ACK received received

TWINT flag is set after every bus events (can also generate an interrupt)

## I<sup>2</sup>C LCD display

- Consists of HD44780 based character LCD display and I2C LCD backpack
- Displays 2 rows of 16 characters
- Depending on which PCF8574 chip is on the backpack, the I2C address will be different
  - 0x27 for Texas Instrument
  - 0x3F for NXP Semiconductors



#### Datasheets

- PCA8574\_PCA8574A.pdf
  - PCF8574 & PCA8574 are equivalent
  - for understanding I2C communications between ATmega328p & backpack
- HD44780.pdf
  - for understanding how to display characters on LCD display

#### PCF8575

• Converts serial I<sup>2</sup>C data to 8 parallel bits



#### HD44780U communications

- Can work in 8-bit or 4-bit mode
- PCF8575 limits us to 4-bit mode. Higher 4-bits used for data, lower 4-bits used for RS, R/W, E, and backlight

• For 4-bit mode, the 8-bit operations is split and four most significant

bits are sent first

Need to create

to latch data

negative transition



Figure 9 4-Bit Transfer Example

#### RS (register select)

0 = instruction register

1 = data register

#### R/W (read/write)

0 = write

1 = read

E (enable)

DB7:DB4 (data bits)

#### HD44780 registers

- Has two 8-bit registers
  - Instruction register stores instruction codes; e.g. display clear, cursor shift and address information for display data RAM (DDRAM) and character generator RAM (CGRAM)
  - Data register temporarily stores data to be written into (or read from)
    DDRAM and CGRAM
- DDRAM corresponds to positions on display
- CGRAM consists of character generator ROM and RAM
  - ROM stores permanent fonts that can be displayed using corresponding ASCII code
  - RAM provides memory for user-defined characters

## HD44780 Initialisation (Fig. 24)



 Instruction code definitions are found in Table 6

## Writing character(s) to the display

- 1. Set cursor position using DDRAM address
  - Note starting address of second row

| Display position | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11         | 12 | 13 | 14 | 15 | 16 |
|------------------|----|----|----|----|----|----|----|----|----|----|------------|----|----|----|----|----|
| DDRAM<br>address | 00 | 01 | 02 | 03 | 04 | 05 | 6  | 07 | 08 | 09 | 0Α         | 0В | OC | 0D | 0E | 0F |
| audicas          | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | <b>4</b> A | 4B | 4C | 4D | 4E | 4F |

2. Send ASCII code of character(s)

Table 6 Instructions

| Instruction                   | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description                                                                                                                                            |
|-------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clear<br>display              | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Clears entire display and<br>sets DDRAM address 0 in<br>address counter.                                                                               |
| Return<br>home                | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | _   | Sets DDRAM address 0 in<br>address counter. Also<br>returns display from being<br>shifted to original position.<br>DDRAM contents remain<br>unchanged. |
| Entry<br>mode set             | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | S   | Sets cursor move direction<br>and specifies display shift.<br>These operations are<br>performed during data write<br>and read.                         |
| Display<br>on/off<br>control  | 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   | Sets entire display (D) on/off cursor on/off (C), and blinking of cursor position character (B).                                                       |
| Cursor or<br>display<br>shift | 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L | _   | _   | Moves cursor and shifts<br>display without changing<br>DDRAM contents.                                                                                 |
| Function<br>set               | 0  | 0   | 0   | 0   | 1   | DL  | N   | F   | _   | _   | Sets interface data length (DL), number of display lines (N), and character font (F).                                                                  |
| Set<br>CGRAM<br>address       | 0  | 0   | 0   | 1   | ACG | ACG | ACG | ACG | ACG | ACG | Sets CGRAM address.<br>CGRAM data is sent and<br>received after this setting.                                                                          |
| Set<br>DDRAM<br>address       | 0  | o   | 1   | ADD | Sets DDRAM address.<br>DDRAM data is sent and<br>received after this setting.                                                                          |
|                               | ^  |     |     |     | • • |     |     | • • | • • | **  | D 11 7 (DC)                                                                                                                                            |

Code

Questions about minor project?